

# 13.3 inch E-paper Display Series GDEM133T91



Dalian Good Display Co., Ltd.

## **Product Specifications**





| Customer    | Standard              |  |  |  |  |  |  |  |
|-------------|-----------------------|--|--|--|--|--|--|--|
| Description | 13.3" E-PAPER DISPLAY |  |  |  |  |  |  |  |
| Model Name  | GDEM133T91            |  |  |  |  |  |  |  |
| Date        | 2023/07/03            |  |  |  |  |  |  |  |
| Revision    | 1.0                   |  |  |  |  |  |  |  |

| 7        | Design Engineering |        |  |  |  |  |  |
|----------|--------------------|--------|--|--|--|--|--|
| Approval | Check              | Design |  |  |  |  |  |
| 宝刘印玉     | 燕修印凤               | 之吴印良   |  |  |  |  |  |

Zhongnan Building, No.18, Zhonghua West ST, Ganjingzi DST, Dalian, CHINA

Tel: +86-411-84619565

Email: info@good-display.com Website: www.good-display.com

## **CONTENTS**

| 1.  | Overview                                                    | 4  |
|-----|-------------------------------------------------------------|----|
| 2.  | Features                                                    | 4  |
| 3.  | Mechanical Specification                                    | 5  |
| 4.  | Mechanical Drawing of EPD Module                            | 6  |
| 5.  | Input/output Pin Assignment                                 | 7  |
| 6.  | Command Table                                               | 9  |
| 7.  | Electrical Characteristics                                  | 13 |
|     | 7.1 Absolute maximum rating                                 | 13 |
|     | 7.2 Panel DC Characteristics                                | 14 |
|     | 7.3 Panel DC Characteristics(Driver IC Internal Regulators) |    |
|     | 7.5 Reference Circuit                                       | 20 |
| 8.  | Block Diagram                                               | 21 |
| 9.  | Matched Development Kit                                     | 22 |
| 10. | Typical Operating Sequence                                  | 23 |
| 11. | Reliability Test                                            | 25 |
| 12. | Inspection method and condition                             | 26 |
|     | Handling, Safety and Environmental Requirements             |    |
| 14. | Packing                                                     | 31 |
| 15. | Precautions                                                 | 32 |

#### 1. Overview

GDEM133T91 is an Active Matrix Electrophoretic Display (AM EPD), with interface and a reference system design. The display is capable to display image at 1-bit white and black full display capabilities. The 13.3inch active area contains 960×680 pixels. The module is a TFT-array driving electrophoresis display, with integrated circuits including gate driver, source driver, MCU interface, timing controller, oscillator, DC-DC, SRAM, LUT, VCOM. Module can be used in portable electronic devices, such as Electronic Shelf Label (ESL) System.

#### 2. Features

- 960×680 pixels display
- High contrast, high reflectance
- Ultra wide viewing angle, ultra low power consumption
- Pure reflective mode
- Bi-stable display
- Commercial temperature range
- Landscape portrait modes
- Hard-coat antiglare display surface
- Ultra Low current deep sleep mode
- On chip display RAM
- Waveform can stored in On-chip OTP or written by MCU
- Serial peripheral interface available
- On-chip oscillator
- On-chip booster and regulator control for generating VCOM, Gate and Sourcedriving voltage
- I<sup>2</sup>C signal master interface to read external temperature sensor
- Built-in temperature sensor

## 3. Mechanical and Optical Specification

| Parameter           | Specifications                | Unit  | Remark |
|---------------------|-------------------------------|-------|--------|
| Screen Size         | 13.3                          | Inch  |        |
| Display Resolution  | 960(H)×680(V)                 | Pixel | DPI:88 |
| Active Area         | 275.52×195.16                 | mm    |        |
| Pixel Pitch         | 0.287×0.287                   | mm    |        |
| Pixel Configuration | Rectangle                     |       |        |
| Outline Dimension   | 286.32(H)×212.26 (V) ×1.20(D) | mm    |        |
| Weight              | 106.7±0.5                     | g     |        |

| Symbol | Parameter                 | Conditions        | Min  | Typ.        | Max | Units | Notes |
|--------|---------------------------|-------------------|------|-------------|-----|-------|-------|
| KS     | Black State L* value      |                   | -    | 18          | 20  |       | 3-1   |
| V2     | Black Ghosting $\Delta$ L |                   | -    | 1           |     |       | 3-1   |
| WS     | White State L* value      |                   | 66   | 67          | -   |       | 3-1   |
| WS     | White Ghosting △ L        |                   | -    | 1           | -   |       | 3-1   |
| R      | White Reflectivity        | White             | 30   | 34          | -   | %     | 3-1   |
| CR     | Contrast Ratio            | Indoor            | 15:1 | 20:1        | -   |       | 3-1   |
|        |                           |                   |      |             |     |       | 3-2   |
| GN     | 2Grey Level               | -                 | -    | -           | -   |       |       |
| Life   |                           | Temp:23±3°C       |      | 5 y z o r c |     |       | 2 2   |
| Life   |                           | Humidity:55±10%RH |      | 5years      |     |       | 3-3   |

Notes: 3-1. Luminance meter: Eye-One Pro Spectrophotometer.

3-2. CR=Surface Reflectance with all white pixel/Surface Reflectance with all black pixels. 3-3. When the product is stored. The display screen should be kept white and face up.

## 4. Mechanical Drawing of EPD module



## 5. Input /Output Pin Assignment

| No. | Name  | I/O | Description                                                                                                        | Remark    |
|-----|-------|-----|--------------------------------------------------------------------------------------------------------------------|-----------|
| 1   | NC    |     | Do not connect with other NC pins                                                                                  | Keep Open |
| 2   | GDR   | О   | N-Channel MOSFET Gate Drive Control                                                                                |           |
| 3   | RESE  | I   | Current Sense Input for the Control Loop                                                                           |           |
| 4   | NC    | NC  | Do not connect with other NC pins                                                                                  | Keep Open |
| 5   | VSH   | С   | Positive Source driving voltage                                                                                    |           |
| 6   | TSCL  | О   | I2C Interface to digital temperature sensor Clock pin                                                              | Note 5-6  |
| 7   | TSDA  | I/O | I2C Interface to digital temperature sensor Data pin                                                               | Note 5-6  |
| 8   | BS1   | I   | Bus Interface selection pin                                                                                        | Note 5-5  |
| 9   | BUSY  | О   | Busy state output pin                                                                                              | Note 5-4  |
| 10  | RES#  | I   | Reset signal input. Active Low.                                                                                    | Note 5-3  |
| 11  | D/C#  | I   | Data /Command control pin                                                                                          | Note 5-2  |
| 12  | CS#   | I   | Chip select input pin                                                                                              | Note 5-1  |
| 13  | SCL   | I   | Serial Clock pin (SPI)                                                                                             |           |
| 14  | SDA   | I/O | Serial Data pin (SPI)                                                                                              |           |
| 15  | VDDIO | P   | Power Supply for interface logic pins It should be connected with VCI                                              |           |
| 16  | VCI   | P   | Power Supply for the chip                                                                                          |           |
| 17  | VSS   | P   | Ground                                                                                                             |           |
| 18  | VDD   | С   | Core logic power pin VDD can be regulated internally from VCI. A capacitor should be connected between VDD and VSS |           |
| 19  | VPP   | P   | FOR TEST                                                                                                           | Keep Open |
| 20  | VSH1  | С   | Positive Source driving voltage                                                                                    |           |
| 21  | VGH   | С   | Power Supply pin for Positive Gate driving voltage and VSH1                                                        |           |
| 22  | VSL   | С   | Negative Source driving voltage                                                                                    |           |
| 23  | VGL   | С   | Power Supply pin for Negative Gate driving voltage VCOM and VSL                                                    |           |
| 24  | VCOM  | С   | VCOM driving voltage                                                                                               |           |

- I = Input Pin, O = Output Pin, I /O = Bi-directional Pin (Input/output), P = Power Pin, C = Capacitor Pin
- Note 5-1: This pin (CS#) is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW.
- Note 5-2: This pin is (D/C#) Data/Command control pin connecting to the MCU in 4-wire SPI mode. When the pin is pulled HIGH, the data at SDA will be interpreted as data. When the pin is pulled LOW, the data at SDA will be interpreted as command.
- Note 5-3: This pin (RES#) is reset signal input. The Reset is active low.
- Note 5-4: This pin is Busy state output pin. When Busy is High, the operation of chip should not be interrupted, command should not be sent. The chip would put Busy pin High when -Outputting display waveform -Communicating with digital temperature sensor.
- Note 5-5: Bus interface selection pin.
- Note 5-6: This pin connect to the VSS if there is no external temperature sensor.

| BS1 State | MCU Interface                                          |
|-----------|--------------------------------------------------------|
| L         | 4-lines serial peripheral interface(SPI) - 8 bits SPI  |
| Н         | 3- lines serial peripheral interface(SPI) - 9 bits SPI |

## **6. Command Table**

| R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2             | D1             | D0    | Command         | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------|------|-----|----|----|----|----|----|----------------|----------------|-------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | 0    | 01  | 0  | 0  | 0  | 0  | 0  | 0              | 0              | 1     | Driver Output   | Gate setting                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0    | 1    |     | A7 | A6 | A5 | A4 | A3 | A2             | A1             | A0    | control         | Set A[9:0]=2A7h[POR] ,680MUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0    | 1    |     | 0  | 0  | 0  | 0  | 0  | 0              | A9             | A8    |                 | Set B[2:0]=000[POR]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 0    | 1    |     | 0  | 0  | 0  | 0  | 0  | B2             | B1             | В0    |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0    | 0    | 03  | 0  | 0  | 0  | 0  | 0  | 0              | 1              | 1     | Gate Driving    | SetGate Driving voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0    | 1    |     | 0  | 0  | 0  | A4 | A3 | A2             | A1             | A0    | voltage control | A[4:0]=17h[POR],VGH at 20V[POR]<br>VGH setting from 12V to 20V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 0    | 0    | 04  | 0  | 0  | 0  | 0  | 0  | 1              | 0              | 0     | Source Driving  | SetSource Driving voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 0    | 1    |     | A7 | A6 | A5 | A4 | A3 | A2             | A1             | A0    | voltage control | A[7:0]= 41h[POR],VSH1 at 15V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0    | 1    |     | В7 | В6 | В5 | B4 | В3 | B2             | B1             | В0    |                 | B[7:0]=A8h[POR],VSH2 at 5.0V<br>C[7:0]= 32h[POR], VSL at -15V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0    | 1    |     | C7 | C6 | C5 | C4 | C3 | C2             | C1             | C0    |                 | C[7.0] = 3211[FOK], VSL at -13V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 0    | 0    | 10  | 0  | 0  | 0  | 1  | 0  | 0              | 0              | 0     | Deep Sleep      | Deep Sleep mode Control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0    | 1    |     | 0  | 0  | 0  | 0  | 0  | 0              | $\mathbf{A}_1$ | $A_0$ | mode            | A[1:0]: Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|      |      |     |    |    |    |    |    |                |                |       |                 | 00 Normal Mode [POR]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|      |      |     |    |    |    |    |    |                |                |       |                 | 11 Enter Deep Sleep Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|      |      |     |    |    |    |    |    |                |                |       |                 | After this command initiated, the chip will enter Deep Sleep Mode, BUSY pad will keep output high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0    | 0    | 11  | 0  | 0  | 0  | 1  | 0  | 0              | 0              | 1     | Data Entry      | Define data entry sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 0    | 1    |     | 0  | 0  | 0  | 0  | 0  | A <sub>2</sub> | Aı             | Ao    | mode setting    | A [1:0] = ID[1:0]Address automatic increment / decrement setting The setting of incrementing or decrementing of the address counter can be made independently in each upper and lower bit of the address.  00 -Y decrement, X decrement, 01 -Y decrement, X increment, 10 -Y increment, X decrement, 11 -Y increment, X increment [POR] A[2] = AM Set the direction in which the address counter is updated automatically after data are written to the RAM. AM= 0, the address counter is updated in the X direction. [POR] AM = 1, the address counter is updated in the Y direction. |
| 0    | 0    | 12  | 0  | 0  | 0  | 1  | 0  | 0              | 1              | 0     | SWRESET         | It resets the commands and parameters to their S/W Reset default values except R10h-Deep Sleep Mode During operation ,BUSY pad will output high.  Note: RAM are unaffected by this command.                                                                                                                                                                                                                                                                                                                                                                                             |

|   |   |    |     |     |    |    |    |    |    |    | Τ                             | T                                                                         |  |
|---|---|----|-----|-----|----|----|----|----|----|----|-------------------------------|---------------------------------------------------------------------------|--|
| 0 | 0 | 18 | 0   | 0   | 0  | 1  | 1  | 0  | 0  | 0  | Temperature<br>Sensor Control | Temperature Sensor Selection<br>A[7:0] = 48h [POR], external temperature  |  |
| 0 | 1 |    | A7  | A6  | A5 | A4 | A3 | A2 | A1 | A0 | Sensor Control                | sensor                                                                    |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | A[7:0] = 80h Internal temperature sensor                                  |  |
| 0 | 0 | 1A | 0   | 0   | 0  | 1  | 1  | 0  | 1  | 0  | Temperature                   | Write to temperature register.                                            |  |
| 0 | 1 |    | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | Sensor Control                | A[11:0]=7FFh[POR]                                                         |  |
| 0 | 1 |    | A3  | A2  | A1 | A0 | 0  | 0  | 0  | 0  | (Write to temperature         |                                                                           |  |
|   | 1 |    | AJ  | AZ  | AI | Au |    |    |    |    | register)                     |                                                                           |  |
| 0 | 0 | 20 | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 0  | Master                        | Activate Display Update Sequence                                          |  |
|   |   |    |     |     |    |    |    |    |    |    | Activation                    | The Display Update Sequence Option is                                     |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | located at R22h User should not interrupt this operation to               |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | avoid corruption of panel images.                                         |  |
| 0 | 0 | 21 | 0   | 0   | 1  | 0  | 0  | 0  | 0  | 1  | Display Update                | RAM content option for Display Update                                     |  |
| 0 | 1 |    | A7  | A6  | A5 | A4 | A3 | A2 | A1 | A0 | Control 1                     | A[7:0]=00h[POR]                                                           |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | A[7:4] Red RAM option                                                     |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | 0000 Normal                                                               |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | 0100   Bypass RAM content as 0   1000   Inverse RAM content               |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | 1000 Inverse RAM content                                                  |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | A[3:0] BW RAM option                                                      |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | 0000 Normal                                                               |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | 0100 Bypass RAM content as 0                                              |  |
|   |   |    | _   |     |    |    | _  |    |    |    |                               | 1000 Inverse RAM content                                                  |  |
| 0 | 0 | 22 | 0   | 0   | 1  | 0  | 0  | 0  | 1  | 0  | Display Update<br>Control 2   | Display Update Sequence Option:<br>Enable the stage for Master Activation |  |
|   | 1 |    | A7  | A6  | A5 | A4 | A3 | A2 | A1 | A0 | Control 2                     | Setting for LUT from MCU                                                  |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Enable Clock Signal,                                                      |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Then Enable Analog                                                        |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Then PATTERN DISPLAY C7                                                   |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Then Disable Analog Then Disable OSC                                      |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Setting for LUT from OTP according to                                     |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | external Temperature Sensor operation                                     |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Then Enable Analog                                                        |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Then Load LUT 90                                                          |  |
|   |   |    |     |     |    |    | /  |    |    |    |                               | Enable Analog                                                             |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Then PATTERN DISPLAY                                                      |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Then Disable Analog                                                       |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Then Disable OSC                                                          |  |
| 0 | 0 | 24 | 0   | 0   | 1  | 0  | 0  | 1  | 0  | 0  | Write RAM                     | After this command, data entries will be                                  |  |
|   |   |    |     |     |    |    |    |    |    |    | (BW)                          | written into the 1RAM until another                                       |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | command is written. Address pointers will                                 |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | advance accordingly. For Write pixel:                                     |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Content of write RAM(BW)=1                                                |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | For Black pixel:                                                          |  |
|   |   |    |     |     |    |    |    |    |    |    |                               | Content of write RAM(BW)=0                                                |  |

| 0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | 0<br>1<br>0<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | 2C 2D 2F | 0<br>A7<br>0<br>A7<br>C7<br>D7<br>E7<br>G7<br>H7<br>J7<br>K7<br>0 | 0<br>A6<br>0<br>A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>G6<br>H6<br>J6<br>K6<br>0 | 1 A5 A5 B5 C5 D5 E5 F5 G5 H5 I5 A5 A5 | 0<br>A4<br>0<br>A4<br>B4<br>C4<br>D4<br>E4<br>G4<br>H4<br>I4<br>J4<br>K4 | 0<br>1<br>A3<br>1<br>A3<br>B3<br>C3<br>B3<br>G3<br>H3<br>I3<br>J3<br>K3<br>1 | 1 A2 B2 C2 D2 E2 F2 G2 H2 J2 K2 1 0 | 1<br>0<br>A1<br>0<br>A1<br>C1<br>E1<br>E1<br>G1<br>H1<br>J1<br>K1<br>1<br>A1 | 1  | Write VCOM register OTP Register Read | After this command, data entries will be written into the 2 RAM until another command is written. Address pointers will advance accordingly. For RED pixel: Content of write RAM(RED)=1 For White/Black pixel: Content of write RAM(RED)=0 Set A[7:0]=50h  Read Register stored in OTP: 1. A[7:0]~ B[7:0]: VCOM Information 2. C[7:0]~G[7:0]: Display mode 3. H[7:0]~K[7:0]: Waveform Version [4bytes]  Read IC status Bit [POR 0x21] A[5]: HV Ready Detection flag [POR=1] 0: Ready 1: Not Ready A[4]: VCI Detection flag [POR=0] 0: Normal 1: VCI lower than the Detect level |
|--------------------------------------------------------------------|---------------------------------------------------------------|----------|-------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------|------------------------------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------|----|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                    |                                                               |          |                                                                   |                                                                               |                                       |                                                                          |                                                                              |                                     |                                                                              |    |                                       | 0: Normal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0                                                                  | 0                                                             | 32       | 0                                                                 | 0                                                                             | 1                                     | 1                                                                        | 0                                                                            | 0                                   | 1                                                                            | 0  | Write LUT                             | Write LUT register from MCU interface                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 0                                                                  | 1                                                             |          | A7                                                                | A6                                                                            | A5                                    | A4                                                                       | A3                                                                           | A2                                  | A1                                                                           | A0 | register                              | [105 bytes].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 0                                                                  | 1                                                             |          | B7                                                                | B6                                                                            | B5                                    | B4                                                                       | В3                                                                           | B2                                  | B1                                                                           | В0 |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0                                                                  | 1                                                             |          | :                                                                 | :                                                                             | :                                     | :                                                                        | :                                                                            | :                                   | :                                                                            | :  |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0                                                                  | 1                                                             |          | :                                                                 | :                                                                             | :                                     | :                                                                        | :                                                                            | :                                   | :                                                                            | :  |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0                                                                  | 1                                                             |          | :                                                                 | :                                                                             | :                                     | :                                                                        | :                                                                            | :                                   | :                                                                            | :  |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0                                                                  | 0                                                             | 3A       | 0                                                                 | 0                                                                             | 1                                     | 1                                                                        | 1                                                                            | 0                                   | 1                                                                            | 0  | Reserved                              | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

| 0 | 0 | 3B | 0                     | 0              | 1                     | 1              | 1              | 0              | 1                     | 1              | Reserved                | Reserved                                                                     |
|---|---|----|-----------------------|----------------|-----------------------|----------------|----------------|----------------|-----------------------|----------------|-------------------------|------------------------------------------------------------------------------|
| 0 | 0 | 3C | 0                     | 0              | 1                     | 1              | 1              | 1              | 0                     | 0              | Border                  | Select border waveform for VBD                                               |
| 0 | 1 | 30 | A <sub>7</sub>        | $A_6$          | A <sub>5</sub>        | A <sub>4</sub> | 0              | 0              | $A_1$                 | $A_0$          | Waveform                | A [7:0]=C0h[POR],set VBD as HIZ                                              |
| 0 | 1 |    | A'/                   | A6             | As                    | A.4            |                |                | Al                    | Au             | Control                 | A [7:6] Select VBD option                                                    |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | A[7:6] Select VBD as                                                         |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 00 GS Transition                                                             |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | Define A[1:0]                                                                |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 01 Fix Level                                                                 |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | Define A [5:4]                                                               |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 10 VCOM                                                                      |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 11[POR] HIZ                                                                  |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | A [5:4] Fix Level Setting for VBD                                            |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | A[5:4] VBD level                                                             |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 00[POR] VSS                                                                  |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 01 VSH1                                                                      |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 10 VSL                                                                       |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | A[1:0]) BW Transition setting for VBD                                        |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | A[1:0] VBD Transition                                                        |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 00 [POR] LUT0                                                                |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 01 LUT1                                                                      |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 10 LUT2                                                                      |
|   |   |    |                       |                |                       |                |                |                |                       |                |                         | 11 LUT3                                                                      |
| 0 | 0 | 44 | 0                     | 1              | 0                     | 0              | 0              | 1              | 0                     | 0              | Set RAM X -             | Specify the start/end positions of the                                       |
| 0 | 1 |    |                       |                |                       |                |                |                |                       | $A_0$          | address Start /         | window address in the X direction by an                                      |
|   |   |    | A <sub>7</sub>        | A <sub>6</sub> | A <sub>5</sub>        | A <sub>4</sub> | A <sub>3</sub> | $A_2$          | <b>A</b> <sub>1</sub> |                | End position            | address unit                                                                 |
| 0 | 1 |    | -                     | -              | -                     | -              | -              | -              | <b>A</b> 9            | A <sub>8</sub> |                         | A[9:0]: XSA[9:0], X Start, POR = 000h                                        |
| 0 | 1 |    | $\mathbf{B}_{7}$      | B <sub>6</sub> | $\mathbf{B}_5$        | $B_4$          | B <sub>3</sub> | $B_2$          | B <sub>1</sub>        | $B_0$          |                         | B[9:0]: XEA[9:0], X End, POR = 3BFh                                          |
| 0 | 1 |    | -                     | -              | -                     | -              | -              | -              | B <sub>9</sub>        | $\mathbf{B}_8$ |                         |                                                                              |
| 0 | 0 | 45 | 0                     | 1              | 0                     | 0              | 0              | 1              | 0                     | 1              | Set Ram Y-              | Specify the start/end positions of the                                       |
| 0 | 1 |    | $A_7$                 | $A_6$          | $A_5$                 | A <sub>4</sub> | $A_3$          | $A_2$          | $A_1$                 | $A_0$          | address                 | window address in the Y direction by an                                      |
| 0 | 1 |    | -                     | -              | -                     | -/             | _              | -              | A <sub>9</sub>        | $A_8$          | Start / End<br>position | address unit                                                                 |
| 0 | 1 |    | B <sub>7</sub>        | $B_6$          | B <sub>5</sub>        | $B_4$          | $B_3$          | $B_2$          | $B_1$                 | $B_0$          | position                | A[9:0]: YSA[9:0], Y Start, POR = 000h<br>B[9:0]: YEA[9:0], Y End, POR = 2A7h |
| 0 | 1 |    |                       |                | _                     |                | -              | _              | B <sub>9</sub>        | $B_8$          | -                       | [5.0]. 12.1[5.0], 1 End, 1 OK 2.17/11                                        |
| 0 | 0 | 4E | 0                     | 1              | 0                     | 0              | 1              | 1              | 1                     | 0              | Set RAM X               | Make initial settings for the RAM X                                          |
| 0 | 1 |    | A <sub>7</sub>        | $A_6$          | <b>A</b> <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | $A_2$          | $\mathbf{A}_1$        | $A_0$          | address counter         | address in the address counter (AC)                                          |
| 0 | 1 |    |                       |                |                       | _              | _              | _              | <b>A</b> 9            | $A_8$          | -                       | A[9:0]: 000h[POR]                                                            |
|   |   |    | _                     |                | _                     |                |                |                |                       |                |                         |                                                                              |
| 0 | 0 | 4F | 0                     | 1              | 0                     | 0              | 1              | 1              | 1                     | 1              | Set RAM Y               | Make initial settings for the RAM Y                                          |
| 0 | 1 |    | A <sub>7</sub>        | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | <b>A</b> <sub>1</sub> | A <sub>0</sub> | address counter         | address in the address counter (AC)<br>A[9:0]: 000h[POR]                     |
| 0 | 1 |    | -                     | -              | -                     | -              | -              | -              | <b>A</b> 9            | A <sub>8</sub> | -                       |                                                                              |
| 0 | 1 |    | <b>A</b> <sub>7</sub> | $A_6$          | <b>A</b> <sub>5</sub> | $A_4$          | $A_3$          | $A_2$          | $A_1$                 | $A_0$          |                         |                                                                              |

## 7. Electrical Characteristics

## 7.1 Absolute Maximum Rating

| Parameter                | Symbol | Rating           | Unit |
|--------------------------|--------|------------------|------|
| Logic supply voltage     | VCI    | -0.3 to +6.0     | V    |
| Logic Input voltage      | VIN    | -0.3 to VCI +0.3 | V    |
| Operating Temp range     | TOPR   | 0 to +50         | °C.  |
| Storage Temp range       | TSTG   | -25 to+70        | °C.  |
| Optimal Storage Temp     | TSTGo  | 23±3             | °C.  |
| Optimal Storage Humidity | HSTGo  | 55±10            | %RH  |

Note: Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Panel DC Characteristics tables.

#### 7.2 Panel DC Characteristics

The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =23°C.

| Parameter                 | Symbol            | Condition                                                     | Applicab<br>le pin | Min.    | Тур.  | Max.    | Unit |
|---------------------------|-------------------|---------------------------------------------------------------|--------------------|---------|-------|---------|------|
| Single ground             | Vss               | -                                                             |                    | -       | 0     | -       | V    |
| Logic supply voltage      | Vci               | -                                                             | VCI                | 2.2     | 3.0   | 3.3     | V    |
| Core logic voltage        | $V_{\mathrm{DD}}$ |                                                               | VDD                | 1.7     | 1.8   | 1.9     | V    |
| High level input voltage  | Vih               | -                                                             | -                  | 0.8 Vci | -     | -       | V    |
| Low level input voltage   | VIL               | -                                                             | -                  | -       | -     | 0.2 Vci | V    |
| High level output voltage | Voh               | IOH = -100uA                                                  | -                  | 0.9 Vci | - 4   | -       | V    |
| Low level output voltage  | Vol               | IOL = 100uA                                                   | -                  | -       | -     | 0.1 Vci | V    |
| Typical power             | Ртүр              | V <sub>CI</sub> =3.0V                                         | -                  | -       | 66    | -       | mW   |
| Deep sleep mode           | PSTPY             | $V_{CI} = 3.0V$                                               | -                  | -       | 0.009 | -       | mW   |
| Typical operating current | Iopr_VCI          | V <sub>CI</sub> =3.0V                                         | -                  | -       | 22    | -       | mA   |
| Image update time         | -                 | 23 °C                                                         | -                  | -       | 4     | -       | sec  |
| Typical peak current      | Iopr_VCI          | 2.2V~3.7V                                                     |                    |         | 100   | 160     | mA   |
| Sleep mode current        | Islp_Vcı          | DC/DC off<br>No clock<br>No input load<br>Ram data retain     |                    |         | 20    | -       | uA   |
| Deep sleep mode current   | Idslp_Vci         | DC/DC off<br>No clock<br>No input load<br>Ram data not retain | <b>D</b>           | -       | 3     | 5       | uA   |

Notes: 1. The typical power is measured with following transition from horizontal 2 scale pattern to vertical 2 scale pattern.



- 2. The deep sleep power is the consumed power when the panel controller is in deep sleep mode.
- 3. The listed electrical characteristics are only guaranteed under the controller & waveform provided by Good Display.
- 4. Electrical measurement: Tektronix oscilloscope MDO3024, Tektronix current probe-TCP0030A.

## 7.3 Panel DC Characteristics(Driver IC Internal Regulators)

The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =23°C.

| Parameter                      | Symbol | Condition | Applicable pin | Min.  | Тур. | Max.  | Unit |
|--------------------------------|--------|-----------|----------------|-------|------|-------|------|
| VCOM output voltage            | VCOM   | 1         | VCOM           | ı     | TBD  | -     | V    |
| Positive Source output voltage | Vsh    | 1         | S0~S959        | +14.8 | +15  | +15.2 | V    |
| Negative Source output voltage | Vsl    | -         | S0~S959        | -15.2 | -15  | -14.8 | V    |
| Positive gate output voltage   | Vgh    | -         | G0~G679        | +19.5 | +20  | +20.5 | V    |
| Negative gate output voltage   | Vgl    | -         | G0~G679        | -20.5 | -20  | -19.5 | V    |

#### 7.4 MCU Interface

#### 7.4.1 MCU Interface Selection

The pin assignment at different interface mode is summarized in Table 7-4-1. Different MCU mode can be set by hardware selection on BS1 pins. The display panel only supports 4-wire SPI or 3-wire SPI interface mode.

| Pin Name         | Data/Comm | and Interface | Control Signal |      |      |  |
|------------------|-----------|---------------|----------------|------|------|--|
| Bus interface    | SDA       | SCL           | CS#            | D/C# | RES# |  |
| BS1=L 4-wire SPI | SDA       | SCL           | CS#            | D/C# | RES# |  |
| BS1=H 3-wire SPI | SDA       | SCL           | CS#            | L    | RES# |  |

## 7.4.2 MCU Serial Interface (4-wire SPI)

The serial interface consists of serial clock SCL, serial data SDA, D/C#, CS#.

This interface supports Write mode and Read mode.

| Function      | CS# | D/C# | SCL      |
|---------------|-----|------|----------|
| Write command | L   | L    | <b>↑</b> |
| Write data    | L   | Н    | 1        |

Note: ↑ stands for rising edge of signal

In the write mode SDA is shifted into an 8-bit shift register on every rising edge of SCL in the order of D7, D6, ... D0. The level of D/C# should be kept over the whole byte . The data byte in the shift register is written to the Graphic Display Data RAM /Data Byte register or command Byte register according to D/C# pin.



Figure 7-1: Write procedure in 4-wire SPI mode

#### In the Read mode:

- 1. After driving CS# to low, MCU need to define the register to be read.
- 2. SDA is shifted into an 8-bit shift register on every rising edge of SCL in the order of D7, D6, ... D0 with D/C# keep low.
- 3. After SCL change to low for the last bit of register, D/C# need to drive to high.
- 4. SDA is shifted out an 8-bit data on every falling edge of SCL in the order of D7, D6, ... D0.
- 5. Depending on register type, more than 1 byte can be read out. After all byte are read, CS# need to drive to high to stop the read operation.



Figure 7-2: Read procedure in 4-wire SPI mode

### 7.4.3 MCU Serial Interface (3-wire SPI)

The 3-wire serial interface consists of serial clock SCL, serial data SDA and CS#. This interface also supports Write mode and Read mode.

The operation is similar to 4-wire serial interface while D/C# pin is not used. There are altogether 9-bits will be shifted into the shift register on every ninth clock in sequence: D/C# bit, D7 to D0 bit. The D/C# bit (first bit of the sequential data) will determine the following data byte in the shift register is written to the Display Data RAM (D/C# bit = 1) or the command register (D/C# bit = 0).

| Function      | CS# | D/C# | SCL      |
|---------------|-----|------|----------|
| Write command | L   | Tie  | <b>↑</b> |
| Write data    | L   | Tie  | 1        |

Note: ↑ stands for rising edge of signal

SDA (Write Mode)

Register

Register

Register

Register

Figure 7-3: Write procedure in 3-wire SPI mode

#### In the Read mode:

- 1. After driving CS# to low, MCU need to define the register to be read.
- 2. D/C=0 is shifted thru SDA with one rising edge of SCL
- 3. SDA is shifted into an 8-bit shift register on every rising edge of SCL in the order of D7, D6, ... D0.
- 4. D/C=1 is shifted thru SDA with one rising edge of SCL
- 5. SDA is shifted out an 8-bit data on every falling edge of SCL in the order of D7, D6, ... D0.
- 6. Depending on register type, more than 1 byte can be read out. After all byte are read, CS# need to drive to high to stop the read operation.



Figure 7-4: Read procedure in 3-wire SPI mode

## 7.4.4 Interface Timing

The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =23°C.



## **Serial Interface Timing Characteristics**

 $(VCI - VSS = 2.2V \text{ to } 3.7V, TOPR = 23^{\circ}C, CL=20pF)$ 

#### Write mode

| Symbol   | Parameter                                                                    | Min | Тур. | Max | Unit |
|----------|------------------------------------------------------------------------------|-----|------|-----|------|
| fSCL     | SCL frequency (Write Mode)                                                   |     |      | 20  | MHz  |
| tCSSU    | Time CS# has to be low before the first rising edge of SCLK                  | 60  |      |     | ns   |
| tCSHLD   | Time CS# has to remain low after the last falling edge of SCLK               | 65  | 1    |     | ns   |
| tCSHIGH  | Time CS# has to remain high between two transfers                            | 100 |      |     | ns   |
| tSCLHIGH | Part of the clock period where SCL has to remain high                        | 25  |      |     | ns   |
| tSCLLOW  | Part of the clock period where SCL has to remain low                         | 25  |      |     | ns   |
| tSISU    | Time SI (SDA Write Mode) has to be stable before the next rising edge of SCL | 10  |      |     | ns   |
| tSIHLD   | Time SI (SDA Write Mode) has to remain stable after the rising edge of SCL   | 40  |      |     | ns   |

#### **Read mode**

| Symbol       | Parameter                                                                | Min | Тур. | Max | Unit |
|--------------|--------------------------------------------------------------------------|-----|------|-----|------|
| fSCL         | SCL frequency (Read Mode)                                                |     |      | 2.5 | MHz  |
| tCSSU        | Time CS# has to be low before the first rising edge of SCLK              | 100 |      |     | ns   |
| tCSHLD       | Time CS# has to remain low after the last falling edge of SCLK           | 50  |      |     | ns   |
| tCSHIGH      | Time CS# has to remain high between two transfers                        | 250 |      |     | ns   |
| tSCLHIG<br>H | Part of the clock period where SCL has to remain high                    | 180 |      |     | ns   |
| tSCLLOW      | Part of the clock period where SCL has to remain low                     | 180 |      |     | ns   |
| tSOSU        | Time SO(SDA Read Mode) will be stable before the next rising edge of SCL |     | 50   |     | ns   |
| tSOHLD       | Time SO (SDA Read Mode) will remain stable after the falling edge of SCL |     | 0    |     | ns   |

## 7.5. Reference Circuit



## 8. Block Diagram



## 9. Matched Development Kit

Our Development Kit designed for SPI E-paper Display aims to help users to learn how to use E-paper Display more easily. It can refresh black-white E-paper Display, three-color (black, white and red/Yellow) E-paper Display and four-color(black, white, red and yellow) Good Display 's E-paper Display. And it is also added the functions of USB serial port, FLASH chip, font chip, current detection ect.

Development Kit consists of the development board and the pinboard.

Supported development platforms include STM32, ESP32, ESP8266, Arduino UNO, etc. More details, please click to the following links:

STM32 <a href="https://www.good-display.com/product/219.html">https://www.good-display.com/product/219.html</a>

ESP32 https://www.good-display.com/product/338.html

ESP8266 https://www.good-display.com/product/220.html

Arduino UNO <a href="https://www.good-display.com/product/222.html">https://www.good-display.com/product/222.html</a>

## 10. Typical Operating Sequence

## 10.1 LUT from OTP Operation Flow



## **10.2 OTP Operation Reference Program Code**

| ACTION        | VALUE/DATA        | COMMENT                         |  |  |  |  |
|---------------|-------------------|---------------------------------|--|--|--|--|
|               | POWER ON          |                                 |  |  |  |  |
| delay         | 10ms              |                                 |  |  |  |  |
|               | PIN CONFIG        |                                 |  |  |  |  |
| RES#          | low               | Hardware reset                  |  |  |  |  |
| delay         | 200us             |                                 |  |  |  |  |
| RES#          | high              |                                 |  |  |  |  |
| delay         | 200us             |                                 |  |  |  |  |
| Read busy pin |                   | Wait for busy low               |  |  |  |  |
| Command 0x12  |                   | Software reset                  |  |  |  |  |
| Read busy pin |                   | Wait for busy low               |  |  |  |  |
|               | LOAD LUT          |                                 |  |  |  |  |
| Command 0x18  | Data 0x80         | Set built-in temperature sensor |  |  |  |  |
| Command 0x22  | Data 0xB1         | Load LUT                        |  |  |  |  |
| Command 0x20  |                   |                                 |  |  |  |  |
| Read busy pin |                   | Wait for busy low               |  |  |  |  |
|               | LOAD IMAGE AND UP | DATE                            |  |  |  |  |
| Command 0x24  | 81600 bytes       | Load BW image (960/8*680)       |  |  |  |  |
| Command 0x22  | Data 0xC7         | Image update                    |  |  |  |  |
| Command 0x20  |                   |                                 |  |  |  |  |
| Read busy pin |                   | Wait for busy low               |  |  |  |  |
| Command 0x10  | Data 0X01         | Enter deep sleep mode           |  |  |  |  |
|               | POWER OFF         |                                 |  |  |  |  |

## 11.Reliability test

| NO | Test items                                   | Test condition                                                                                                                                 |
|----|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| 1  | Low-Temperature<br>Storage                   | T = -25°C, 240 h<br>Test in white pattern                                                                                                      |
| 2  | High-Temperature<br>Storage                  | T=+70°C, RH=40%, 240h<br>Test in white pattern                                                                                                 |
| 3  | High-Temperature Operation                   | T=+50°C, RH=30%, 240h                                                                                                                          |
| 4  | Low-Temperature Operation                    | 0°C, 240h                                                                                                                                      |
| 5  | High-Temperature,<br>High-Humidity Operation | T=40°C, RH=90%, 240h                                                                                                                           |
| 6  | High Temperature, High<br>Humidity Storage   | T=60°C, RH=80%, 240h<br>Test in white pattern                                                                                                  |
| 7  | Temperature Cycle                            | 1 cycle:[-25°C 30min]→[+70 °C 30 min] : 100 cycles<br>Test in white pattern                                                                    |
| 8  | ESD Gun                                      | Air+/-4KV;Contact+/-2KV Contact+/-2KV(HBM C:100pF;R:1.5k ohm) Contact+/-200V(MM C:200pF;R:0 ohm) (Naked EPD display,including IC and FPC area) |

Note: 1. Stay white pattern for storage and non-operation test.

2. Operation is black→white pattern, the interval is 150s.

## 12. Quality Assurance

## 12.1 Environment

Temperature: 23±3℃

Humidity: 55±10%RH

#### 12.2 Illuminance

Brightness:1200 $\sim$ 1500LUX;distance:20-30CM;Angle:Relate 45°

surround.

### 12.3 Inspect method



## 12.4 Display area



## 12.5 Ghosting test method

Two-color ghosting is measured with following transition from horizontal 2 scale pattern to vertical 2 scale pattern.

The listed optical characteristics are only guaranteed under the controller & waveform provided by Good Display.



1)Measurement Instruments: X-rite i1Pro

2)Ghosting formula:

W ghosting:  $\triangle L= Max (\Delta L(W-W, B-W)) - Min (\Delta L(W-W B-W))$ K ghosting:  $\triangle L= Max (\Delta L(W-B, B-B)) - Min(\Delta L(W-B, B-B))$ 

## 12.6 Inspection standard

## 12.6.1 Electric inspection standard

| NO. | Item                                                 | Standard                                                                                                                                                                      | Defect<br>level | Method                     | Scope            |
|-----|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|------------------|
| 1   | Display                                              | Clear display Display complete<br>Display uniform                                                                                                                             | MA              |                            |                  |
| 2   | Black/White spots                                    | D≤0.3mm, negligible 0.3mm <d≤0.5mm, 0.5mm<d≤0.6mm,="" 0.6mm<d,="" allow<="" allowed="" not="" n≤1,="" n≤7,="" td=""><td>MI</td><td>Visual inspection</td><td></td></d≤0.5mm,> | MI              | Visual inspection          |                  |
| 3   | Black/White spots<br>(No switch)                     | L $\leq$ 1.0mm,W $\leq$ 0.15mm negligible<br>1.0mm $<$ L $\leq$ 4.0mm<br>0.15mm $<$ W $\leq$ 0.5mm<br>N $\leq$ 4 allowable<br>L $>$ 4.0mm ,W $>$ 0.5mm is not allowed         |                 | Visual/<br>Inspection card | Zone A           |
| 4   | Ghost image                                          | Allowed in switching process                                                                                                                                                  | MI              | Visual inspection          |                  |
| 5   | Flash dot /<br>Multilateral                          | Flash points are allowed when switching screens Multilateral colors outside the frame are allowed for fixed screen time                                                       | MI              | Visual/ Inspection card    | Zone A<br>Zone B |
| 6   | Segmented display                                    | Selection segments are all displayed, and other segments are not displayed after the selection segment.                                                                       | MA              | Visual inspection          | Zone A           |
| 7   | Short circuit/ Circuit<br>break/ Abnormal<br>Display | Not Allow                                                                                                                                                                     |                 |                            |                  |

## 12.6.2 Appearance inspection standard

| NO. | Item                                              | Standard                                                                                                                                                                                                                                                       | Defect<br>level | Method                 | Scope              |
|-----|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|--------------------|
| 1   | B/W spots<br>/Bubble/<br>Foreign bodies/<br>Dents | D= $(L+W)/2$ D $\leq 0.3$ mm, negligible 0.3mm $<$ D $\leq 0.5$ mm, N $\leq 7$ , Allowed 0.5mm $<$ D $\leq 0.6$ mm, N $\leq 1$ , Allowed D $> 0.6$ mm, Not Allow                                                                                               | MI              | Visual<br>inspection   | Zone A             |
| 2   | Glass crack                                       | Not Allow                                                                                                                                                                                                                                                      | MA              | Visual                 | Zone A<br>Zone B   |
| 3   | \Dirty                                            | Allowed if can be removed                                                                                                                                                                                                                                      | MI              | / Microscope           | Zone A<br>Zone B   |
| 4   | Chips/Scratch/<br>Edge crown                      | $X \le 3$ mm, $Y \le 0.5$ mm $X \le 3$ mm, $Y \le 0.5$ mm $X \le 3$ mm $Y \le 0.5$ mm $X \le 3$ mm $Y \le 0.5$ mm $X \le 3$ mm, $Y \le 0.5$ mm $Y = 1$ Width | MI              | Visual<br>/ Microscope | Zone A<br>Zone B   |
| 5   | TFT Cracks                                        | Not Allow                                                                                                                                                                                                                                                      | MA              | Visual<br>/ Microscope | Zone A<br>Zone B   |
| 6   | Dirty/ foreign body                               | Allowed if can be removed/ allow                                                                                                                                                                                                                               | MI              | Visual<br>/ Microscope | Zone A /<br>Zone B |
| 7   | FPC broken/ FPC oxidation / scratch               | Not Allow                                                                                                                                                                                                                                                      | MA              | Visual<br>/ Microscope | Zone B             |

| 8  | B/W Line                                               | $L \leqslant 1.0 \text{mm}, W \leqslant 0.15 \text{mm}  \text{negligible} \\ 1.0 \text{mm} < L \leqslant 4.0 \text{mm} \\ 0.15 \text{mm} < W \leqslant 0.5 \text{mm} \\ N \leqslant 4 \text{ allowable} \\ L > 4.0 \text{mm}, W > 0.5 \text{mm} \text{ is not allowed}$ | MI | Visual / Ruler         | Zone B           |
|----|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------------------------|------------------|
| 9  | TFT edge bulge /TFT chromatic aberration               | TFT edge bulge: $X \leq 3$ mm, $Y \leq 0.3$ mm Allowed TFT chromatic aberration :Allowed                                                                                                                                                                                | MI | Visual<br>/ Microscope | Zone A<br>Zone B |
| 10 | Electrostatic point                                    | D $\leq$ 0.3mm, negligible<br>0.5mm $<$ D $\leq$ 0.5mm ,n $\leq$ 4 allow<br>D $>$ 0.5mm is not allowed<br>(n $\leq$ 10 items are allowed within 5 mm in<br>diameter)                                                                                                    | MI | Visual<br>/ Microscope | Zone A           |
| 11 | PCB damaged/<br>Poor welding/<br>Curl                  | PCB (Circuit area) damaged Not<br>Allow<br>PCB Poor welding Not Allow<br>PCB Curl≤1%                                                                                                                                                                                    | MI | Visual / Ruler         |                  |
| 12 | Edge glue height/<br>Edge glue bubble                  | Edge Adhesives H≤PS surface (Including protect film) Edge adhesives seep in≤1/2 Margin width Length excluding Edge adhesives bubble: bubble Width ≤1/2 Margin width; Length ≤5.0mm₀ n≤5                                                                                 | MI |                        | Zone B           |
| 13 | Protect film                                           | Surface scratch but not effect protect function, Allow                                                                                                                                                                                                                  | MI | Visual<br>Inspection   | Zone B           |
| 14 | Silicon glue                                           | Thickness ≤ PS surface(With protect film): Full cover the IC; Shape: The width on the FPC ≤ 0.5mm (Front) The width on the FPC≤1.0mm (Back) smooth surface, No obvious raised.                                                                                          | MI | Visual<br>Inspection   |                  |
| 15 | Warp degree (TFT substrate)                            | FPL<br>TFT<br>t≤2.5mm                                                                                                                                                                                                                                                   | MI | Ruler                  |                  |
| 16 | Color difference in<br>COM area (Silver<br>point area) | Allowed                                                                                                                                                                                                                                                                 |    | Visual<br>Inspection   |                  |

### 13. Handling, Safety and Environmental Requirements

#### **WARNING**

The display glass may break when it is dropped or bumped on a hard surface. Handle with care.

Should the display break, do not touch the electrophoretic material. In case of contact with electrophoretic material, wash with water and soap.

#### **CAUTION**

The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components.

Disassembling the display module can cause permanent damage and invalidate the warranty agreements.

Observe general precautions that are common to handling delicate electronic components. The glass can break and front surfaces can easily be damaged. Moreover the display is sensitive to static electricity and other rough environmental conditions.

# he display is sensitive to static electricity and other rough environmental conditions.

**Data sheet status** 

# Product specification | The data sheet contains final product specifications. **Limiting values**

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134).

Stress above one or more of the limiting values may cause permanent damage to the device.

These are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and dose not form part of the specification.

|      | Product Environmental certification |  |
|------|-------------------------------------|--|
| RoHS |                                     |  |

## 14. Packing

#### DATE DESIGN **EPD PACKING INSTRUCTION** CHECKED APPROVED Customer Code Ref.P/N Marking Surface Marks Pull Tape Type PKG Method GLASS Blister BACK None YES Packing Materials List 1PCS/LAYER, 7LAYER/CTN, TOTAL 14PCS/CTN. Model Materials List Unit Pull tape: 7# 417\*362\*229 mm corrugate Piece Carton 1 Inner Carton 7#(INNER)400\*343 \*95 mm corrugate 2 Piece Blister GD1330A PET1.0 PET 16 Piece EPE Piece Thin foam 14 GD1330 318, 56\*284, 92\*T1, 8~2, OMM Piece 450\*590\*0.075 Foam board GD2251-10 EPE 5 Piece PULL TAPE 16\*5\*T0.05 14 Piece Detail: The blister box is rotated Blister box: for placement Foam board Note: there are 14 layers of products, Antistatic divided into 2 inner boxes, and an empty vacuum bag Empty blister blister box is placed on the top of each Thin foam Blister inner box, so the number of blister boxes is 16 Fixed with rubber bands PUT IT INTO 7# INNER CARTON INNER BOX LABEL 7# INNER CARTON PUT TWO 7# INNER CARTON INTO 7# CARTON Packing belt rohs Label **QUANTITY: 1PCS**

#### 15. Precautions

- (1) Do not apply pressure to the EPD panel in order to prevent damaging it.
- (2) Do not connect or disconnect the interface connector while the EPD panel is in operation.
- (3) Do not touch IC bonding area. It may scratch TFT lead or damage IC function.
- (4) Please be mindful of moisture to avoid its penetration into the EPD panel, which may cause damage during operation.
- (5) If the EPD Panel / Module is not refreshed every 24 hours, a phenomena known as "Ghosting" or "Image Sticking" may occur. It is recommended to refreshed the ESL / EPD Tag every 24 hours in use case. It is recommended that customer ships or stores the ESL / EPD Tag with a completely white image to avoid this issue
- (6) High temperature, high humidity, sunlight or fluorescent light may degrade the EPD panel's performance. Please do not expose the unprotected EPD panel to high temperature, high humidity, sunlight, or fluorescent for long periods of time.